Novel XOR-XNOR Logic Gate: A Paradigm of Low Power Consumption and Energy Efficiency

Novel XOR-XNOR Logic Gate: A Paradigm of Low Power Consumption and Energy Efficiency

  IJETT-book-cover           
  
© 2024 by IJETT Journal
Volume-72 Issue-3
Year of Publication : 2024
Author : Anju Rajput, Renu Kumawat, Avireni Srinivasulu
DOI : 10.14445/22315381/IJETT-V72I3P113

How to Cite?

Anju Rajput, Renu Kumawat, Avireni Srinivasulu, "Novel XOR-XNOR Logic Gate: A Paradigm of Low Power Consumption and Energy Efficiency," International Journal of Engineering Trends and Technology, vol. 72, no. 3, pp. 127-152, 2024. Crossref, https://doi.org/10.14445/22315381/IJETT-V72I3P113

Abstract
This study takes a close look at the numerous XOR and XNOR cell designs that have been reported throughout the years, beginning with the earliest ones and working all the way up to the most current ones that have been published. The study then proposed five new XOR structures and two new XNOR designs, with potential applications in error detection, logic comparators, cryptographic algorithms, and other fields, while comparing their performance to that of existing designs from other researchers pertaining to latency, power lag solution, and dissipation of power. During the course of this investigation, technical files pertaining to both 32nm and 16nm processing will be utilized. The voltage of the power supply is going to be 0.6v. A thorough comparison of proposed XOR and XNOR gates with existing XOR-XNOR gate designs at the level of the transistor relying on input voltage levels, average current propagation latency, energy efficiency of the proposed circuit transistor counts, and amount of power usage has been carried out. A thorough evaluation unambiguously reveals that the proposed designs outperform their equivalents in terms of power consumption, latency, area efficacy, and total energy efficiency. The Synopsys HSPICE tool is employed to simulate the suggested circuits.

Keywords
Digital circuits, Full adder, Power-delay product, Propagation delay, Transistor count.

References
[1] M.B. Veena, Suhana Khanum, and D.H. Soundaryya, “XNOR-XOR Based Full Adder Using Double Pass Transistor Logic,” 2023 International Conference on Advances in Electronics, Communication, Computing and Intelligent Information Systems (ICAECIS), Bangalore, India, pp. 344-348, 2023.
[CrossRef] [Google Scholar] [Publisher Link]
[2] Stepan Harutyunyan et al., “Low Power Design of XOR Circuit,” 2019 IEEE 39th International Conference on Electronics and Nanotechnology (ELNANO), Kyiv, Ukraine, pp. 38-41, 2019.
[CrossRef] [Google Scholar] [Publisher Link]
[3] Swati Sharma, and Rajesh Mehra, “Area and Power Efficient Design of XNOR-XOR Logic 65nm Technology,” International Journal of Engineering and Technical Research, pp. 57-60, 2014.
[Google Scholar] [Publisher Link]
[4] N.S. Kim et al., “Leakage Current: Moore's Law Meets Static Power,” Computer, vol. 36, no. 12, pp. 68-75, 2003.
[CrossRef] [Google Scholar] [Publisher Link]
[5] Nan Zhuang and Haomin Wu, “A New Design of the Cmos Full Adder,” IEEE Journal of Solid-State Circuits, vol. 27, no. 5, pp. 840- 844, 1992.
[CrossRef] [Google Scholar] [Publisher Link]
[6] Zabeeulla, and Shubhendra P. Singh, “Exploration on a Low Power Accuracy Configurable Radix-4adder,” 2022 Fourth International Conference on Emerging Research in Electronics, Computer Science and Technology (ICERECT), Mandya, India, pp. 1-5, 2022.
[CrossRef] [Google Scholar] [Publisher Link]
[7] Jyh-Ming Wang, Sung-Chuan Fang, and Wu-Shiung Feng, “New Efficient Designs for XOR and XNOR Functions on the Transistor Level,” IEEE Journal of Solid-State Circuits, vol. 29, no. 7, pp. 780-786, 1994.
[CrossRef] [Google Scholar] [Publisher Link]
[8] A.M. Shams, and M.A. Bayoumi, “A Structured Approach for Designing Low-Power Adders,” Conference Record of the Thirty-First Asilomar Conference on Signals, Systems and Computers, Pacific Grove, CA, USA, vol. 1, pp. 757-761, 1997.
[CrossRef] [Google Scholar] [Publisher Link]
[9] A.M. Shams, and M.A. Bayoumi, “A Novel High-Performance CMOS 1-Bit Full-Adder Cell,” IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, vol. 47, no. 5, pp. 478-481, 2000.
[CrossRef] [Google Scholar] [Publisher Link]
[10] D. Radhakrishnan, and A.P. Preethy, “Low Power CMOS Pass Logic 4-2 Compressor for High-Speed Multiplication,” Proceedings of the 43rd IEEE Midwest Symposium on Circuits and Systems, Lansing, MI, USA, vol. 3, pp. 1296-1298, 2000.
[CrossRef] [Google Scholar] [Publisher Link]
[11] Hung Tien Bui, A.K. Al-Sheraidah, and Yuke Wang, “New 4-Transistor XOR and XNOR Designs,” Proceedings of Second IEEE Asia Pacific Conference on ASICs, Cheju, South Korea, pp. 25-28, 2000.
[CrossRef] [Google Scholar] [Publisher Link]
[12] Mohamed Elgamel, Sumeer Goel, and Magdy Bayoumi, “Noise Tolerant Low Voltage XOR-XNOR for Fast Arithmetic,” Proceedings of the 13th ACM Great Lakes Symposium on VLSI - GLSVLSI '03, pp. 285-288, 2003.
[CrossRef] [Google Scholar] [Publisher Link]
[13] Chip-Hong Chang, Jiangmin Gu, and Mingyan Zhang, “Ultra Low-Voltage Low-Power CMOS 4-2 and 5-2 Compressors for Fast Arithmetic Circuits,” IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 51, no. 10, pp. 1985-1997, 2004.
[CrossRef] [Google Scholar] [Publisher Link]
[14] S. Geol et al., “Design Methodologies for High-Performance Noise-Tolerant XOR-XNOR Circuits,” IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 53, no. 4, pp. 867-878, 2006.
[CrossRef] [Google Scholar] [Publisher Link]
[15] Shubhajit Roy Chowdhury et al., “A High Speed 8 Transistor Full Adder Design using Novel 3 Transistor XOR Gates,” International Journal of Electronics and Communication Engineering, vol. 2, no. 10, pp. 1-7, 2008.
[CrossRef] [Google Scholar] [Publisher Link]
[16] Dan Wang et al., “Novel Low Power Full Adder Cells in 180nm CMOS Technology,” 2009 4th IEEE Conference on Industrial Electronics and Applications, pp. 430-433, 2009.
[CrossRef] [Google Scholar] [Publisher Link]
[17] Shiv Shanker Mishra et al., “New Design Methodologies for High Speed Low Power XOR-XNOR Circuits,” World Academy of Science, Engineering and Technology, vol. 3, no. 7, pp. 1427-1433, 2009.
[Google Scholar] [Publisher Link]
[18] Nabihah Ahmad, and Rezaul Hasan, “A New Design of XOR-XNOR Gates for Low Power Application,” 2011 International Conference on Electronic Devices, Systems and Applications (ICEDSA), Kuala Lumpur, Malaysia, pp. 45-49, 2011.
[CrossRef] [Google Scholar] [Publisher Link]
[19] Rajeev Kumar, and Vimal Kant Pandey, “A New 5-Transistor XOR-XNOR Circuit Based on the Pass Transistor Logic,” 2011 World Congress on Information and Communication Technologies, Mumbai, India, pp. 667-671, 2011.
[CrossRef] [Google Scholar] [Publisher Link]
[20] Tripti Sharma et al., “New Efficient Design for XOR Function on the Transistor Level,” International Conference on Methods and Models in Science and Technology (IM2ST-10), Chandigarh, India, vol. 1324, no. 1, pp. 346-348, 2010.
[CrossRef] [Google Scholar] [Publisher Link]
[21] Nabihah Ahmad, and Rezaul Hasan, “A 0.8V 0.23nW 1.5nS Full Swing Pass-Transistor XOR Gate in 130nm CMOS,” Active and Passive Electronic Components, vol. 2013, pp. 1-6, 2013.
[CrossRef] [Google Scholar] [Publisher Link]
[22] Sarada Musala, and B. Rajashekhara Reddy, “Implementation of a Full Adder Circuit with New Full Swing Ex-OR/Ex-NOR Gate” 2013 IEEE Asia Pacific Conference on Postgraduate Research in Microelectronics and Electronics (PrimeAsia), Visakhapatnam, India, pp. 29-33, 2013.
[CrossRef] [Google Scholar] [Publisher Link]
[23] Musala Sarada, Avireni Srinivasulu, and Dipankar Pal “Novel, Low-Supply, Differential XOR/ XNOR with Rail-to-Rail Swing, for Hamming-Code Generation,” International Journal of Electronics Letters, vol. 6, no. 3, pp. 272-287, 2017.
[CrossRef] [Google Scholar] [Publisher Link]
[24] Heranmoy Maity, “A New Approach to Design and Implementation of 2-Input XOR Gate Using 4-Transistor,” Micro and Nanosystems, vol. 12, no. 3, pp. 240-242, 2020.
[CrossRef] [Google Scholar] [Publisher Link]